## Overview & I/O Structure

Prof. Li-Pin Chang CS@NYCU

# THE THREE PILLARS (of an operating system)

#### Pillar 1: Process Management

- A process is a program in execution; Program is a passive entity, process is an active entity
- Process needs resources to accomplish its task
  - CPU time for execution
  - Memory space for program store
  - I/O bandwidth for communication
  - Storage space for data
- A system has many processes running concurrently on one or more CPUs

#### Process Management Activities

- The operating system is responsible to the following activities regarding process management:
  - Creating and terminating processes
  - Providing mechanisms for process communication
  - Providing mechanisms for process synchronization

#### Pillar 2: Memory Management

- All data and instructions must be in memory for read/write and execution, respectively
- Memory management activities
  - Allocating and deallocating memory space as needed
  - Deciding which processes (or parts thereof) and data to move into and out of memory (paging)
  - Allowing programs allocate much more memory than physical memory (virtual memory)
  - Keeping track of which parts of memory are currently being used and by whom (protection)

#### Pillar 3: File/Storage Management

- OS provides uniform, logical view of information storage, i.e., blocks and file
- File-System management
  - File and directory organization
  - Access control on to determine who can access what
  - Storage space management
- File system basic activities
  - Creating and deleting files and directories
  - Reading and writing files and directories
  - Mapping files from secondary storage to main memory
  - Security and protection
  - Crash recovery and data consistency

#### Storage Management

- Entire speed of computer operation hinges on storage subsystem and its algorithms
  - Storage ~1 ms; memory ~100ns;
- Optimizing latency and throughput of data access
  - I/O scheduling
  - Data caching and buffering

#### OPERATING SYSTEM DEFINITION

#### Computer System Overview



#### What is an Operating System?

- A program that acts as an intermediary between a user of a computer and the computer hardware
- Operating system goals:
  - Execute user programs and make solving user problems easier
  - Make the computer system convenient to use
  - Use the computer hardware in an efficient manner

#### Operating System Definition

- OS is a resource allocator
  - Manages all resources
  - Decides between conflicting requests for efficient and fair resource use
- OS is a control program
  - Controls (or monitor) execution of programs to prevent errors and improper use of the computer

#### Operating System Definition (Cont'd)

#### No black-and-white definition

- "Everything a vendor ships when you order an operating system" is a rough approximation
  - Retrospect: Internet Explorer in Windows 95
- "The one program running at all times on the computer" is the kernel
  - Everything else is either a user application or system program
- Example: the UNIX OS
  - POSIX (IEEE 1003.1-2017)
  - A kernel, plus
  - A collection of system programs ~= coreutil + binutil

- Which one(s) of the following are part of operating systems?
  - a) The CPU scheduler
  - b) Compilers
  - c) Word processors
  - d) Binary utilities, such as ls, cp, etc

## I/O STRUCTURE

#### Why Bothering with I/Os?

- The kernel is built surrounding interrupts
- The sequential execution of programs is just an illusion that the OS creates; in fact, the CPU jumps back and forth among user programs (multitasking)
- User programs run on the CPU in parallel with operations on I/O devices; OS strives to optimize CPU utilization and I/O utilization at the same time



#### Typical PC Organization

- North bridge (memory hub)
  - CPU, Memory, fast PCle devices, like graphics, NVMe SSDs
  - Has been integrated into the CPU
- South bridge (IO hub)
  - PCI, USB, SCSI, SATA
  - ...

Remark
PCI (parallel, slow, on south)
PCIe (serial, fast, on north)



#### I/O Hardware

- Incredible variety of I/O devices
- Common concepts
  - Host controller
  - Bus or interface
  - Device controller



- I/O instructions control devices
  - Direct I/O
  - Memory-mapped I/O

#### Partial Device I/O Ports for Legacy PCs (Direct I/O)

| I/O address range (hexadecimal) | device                    |
|---------------------------------|---------------------------|
| 000-00F                         | DMA controller            |
| 020–021                         | interrupt controller      |
| 040–043                         | timer                     |
| 200–20F                         | game controller           |
| 2F8-2FF                         | serial port (secondary)   |
| 320-32F                         | hard-disk controller      |
| 378–37F                         | parallel port             |
| 3D0-3DF                         | graphics controller       |
| 3F0-3F7                         | diskette-drive controller |
| 3F8-3FF                         | serial port (primary)     |

#### Example: Set the x86 Interval Timer (Direct I/O)

```
mov al, 0x36 out 0x43, al ;tell the PIT which channel we're setting mov ax, 11931 out 0x40, al ;send low byte 11931820/x = f. mov al, ah Set x=11931 \Rightarrow f=1000Hz out 0x40, al ;send high byte
```

| Channel 0 | 0x40 | System Timer            |
|-----------|------|-------------------------|
| Channel 1 | 0x41 | DRAM refresh (obsolete) |
| Channel 2 | 0x42 | Buzzer                  |
| Command   | 0x43 | Command I/O register    |

#### I/O Operations

I/O devices and CPUs execute concurrently

- Polling I/O: The CPU waits on an I/O device until completion
- Interrupt I/O: The CPU will be notified of I/O completion

#### Polling

- CPU determines state of device
  - Busy
  - Data ready
  - Error
- Busy-wait cycle to wait for I/O from device



#### Interrupts

- CPU Interrupt-request line triggered by I/O device
- Interrupt handler (ISR) receives interrupts
- Interrupt vector to dispatch interrupt to correct handler
- Interrupt mechanism also used for exceptions

#### A (Simplified) Interrupt-Driven I/O



#### Common Functions of Interrupts

- Interrupt transfers control to the interrupt service routine (ISR) generally, through the interrupt vector, which contains the addresses of all the service routines
  - A trap is a software-generated interrupt caused either by an error or a user request
  - An IRQ is generated by hardware
- An operating system is interrupt-driven
- Hardware: interrupt request (IRQ)
  - I/O completion, timer, etc
- Software: Trap
  - divide by zero, access violation, system call

#### Legacy PC interrupts

| Function                                                      |  |
|---------------------------------------------------------------|--|
| Divide By Zero                                                |  |
| Single Step                                                   |  |
| Nonmaskable Interrupt (NMI)                                   |  |
| Breakpoint Instruction                                        |  |
| Overflow Instruction                                          |  |
| Print Screen                                                  |  |
| Bounds Exception (80286, 80386)                               |  |
| Invalid Op Code (80286, 80386)                                |  |
| Math Coprocessor Not Present                                  |  |
| Double Exception Error (80286, 80386) (AT Only)               |  |
| System Timer - IRQ 0                                          |  |
| Keyboard - IRQ 1                                              |  |
| Math Coprocessor Segment Overrun (80286, 80386) (AT Only)     |  |
| IRQ 2 - Cascade from Second programmable Interrupt Controller |  |
| Invalid Task Segment State (80286, 80286) (AT Only)           |  |
| IRQ 2 - General Adapter Use (PC Only)                         |  |
| IRQ 3 - Serial Communications (COM 2)                         |  |
| Segment Not Present (80286, 80386)                            |  |
| IRQ 4 - Serial Communications (COM 1)                         |  |
| Stack Segment Overflow (80286, 80386)                         |  |
| Parallel Printer (LPT 2) (AT Only)                            |  |
| IRQ 5 - Fixed Disk (XT Only)                                  |  |
| General Protection Fault (80286, 80386)                       |  |
| IRQ 6- Diskette Drive Controller                              |  |
| Page Fault (80386 Only)  IRQ 7 - Parallel printer (LPT 1)     |  |
| IRQ 7 - Parallel printer (LPT 1)                              |  |
|                                                               |  |

#### Interrupt Handling

- The operating system preserves the state of the CPU by storing registers and the program counter
- Determines which type of interrupt has occurred:
  - Reading I/O registers
  - vectored interrupt system
- Separate segments of code determine what action should be taken for each type of interrupt



#### Interrupt Timeline



#### **Direct Memory Access**

- Data movement of I/O operation
  - Each device controller has a local buffer
  - Option 1: CPU moves data between main memory and I/O local buffers
  - Option 2: CPU offloads data movement to DMA
- DMA: Used for high-speed I/O devices able to transmit information at close to memory speeds
- Device controller transfers blocks of data from buffer storage directly to main memory without CPU intervention
- Only on interrupt is generated per block, rather than the one interrupt per byte





#### Synchronous I/O vs. Asynchronous I/O

- After I/O starts, control returns to the program only upon I/O completion (blocking call; sync I/O)
  - Example: regular I/O reading read() or fread()
- After I/O starts, control returns to the program without waiting for I/O completion (non-blocking call; async I/O)
  - Example: regular I/O writing write() or fwrite()

#### I/O Structure (Async vs Sync)

Synchronous

Blocking I/O

Asynchronous

Non-blocking I/O



- Are the following operations synchronous or asynchronous?
  - read()
  - write()
  - fsync()
  - aio\_read()

## Multiprogramming

## A Possible Memory Layout of Multiprogramming Systems



#### Multiprogramming

- Single process cannot keep CPU and I/O devices busy at all times
- Multiprogramming organizes processes so CPU always has one to execute
- A subset of all processes in system is kept in memory
- One process selected and run via process scheduling
- When it has to wait (for I/O for example), OS switches to another process

#### Timesharing

- Timesharing is logical extension in which CPU switches processes so frequently that users can interact with each job while it is running, creating interactive computing
  - Switching frequency usually >= 100 Hz, driven by timer IRQ
  - Each user has at least one program executing in memory
     ⇒process (ch3)
  - If several jobs ready to run at the same time 
     ⇒ CPU scheduling (ch5)
  - If processes don't fit in memory, swapping moves them in and out to run (ch5)
  - Virtual memory allows execution of processes not completely in memory (ch8)

#### Know the Terminology

- Multiprogramming
  - multiple processes are loaded into memory for execution
- Multitasking
  - Multiprogramming with overlapped task execution
- Timesharing
  - multitasking + periodic switch among processes

### Before the OS

#### Before the OS: Computer Startup

- Bootstrap program is loaded at power-up or reboot
  - Typically stored in ROM or EEPROM, generally known as firmware
  - Initializes all aspects of system
  - Loads operating system kernel and starts execution
- Legacy PC bootloading procedure
  - FFFF:0000
  - BIOS
  - MBR (Master Boot Record)
  - Boot Manager
  - Pre-OS
  - OS

"BIOS+MBR" has been replaced by "UEFI+GPT", an extensive spec.

However, their purposes are highly similar.

#### PC Boot Sequence





Disk MBR that uses GRUB 0.92/0.93 boot code

MBR signature

## End of Chapter 1

#### **Review Questions**

- 1. PCle vs. PCl, which one is in the north bridge, and which one uses the serial protocol? Why?
- 2. Explain the entire process of interrupt handling, from the firing of a hardware event until the first line of code of the corresponding ISR is executed
- 3. Consider read() and write(). Whose call latency is subject to the speed of the I/O device? (hint: blocking and non-blocking)
- 4. Describe the boot procedure of the legacy PC